DocumentCode :
2305692
Title :
Data memory management in partial dynamically reconfigurable systems
Author :
Montone, A. ; Rana, Vincenzo ; Santambrogio, M.D.
Author_Institution :
DEI, Politec. di Milano, Milan
fYear :
2007
fDate :
9-11 Aug. 2007
Firstpage :
431
Lastpage :
434
Abstract :
This paper aims at introducing a novel approach for the management of processor data memory in reconfigurable systems. The proposed approach allows the individual management of separated data and the dynamic update of the memory with a partial bitstream. By following this way it is possible to create a system in which several master components (e.g., soft-processors or hard-processors) can be dynamically configured and in which their memory can be dynamically changed. In the first section the reconfigurable scenario and its problems concerning to memory management will be introduced. The following sections will describe the state of the art and the development details of the tool that implements the proposed approach. Finally, a set of experimental results will be presented and conclusive remarks will be drawn.
Keywords :
reconfigurable architectures; storage management; data memory management; master component; partial dynamically reconfigurable system; Conference management; Coprocessors; Documentation; Equations; Field programmable gate arrays; Logic devices; Management information systems; Memory management; Performance analysis; Reconfigurable logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial and Information Systems, 2007. ICIIS 2007. International Conference on
Conference_Location :
Penadeniya
Print_ISBN :
978-1-4244-1151-1
Electronic_ISBN :
978-1-4244-1152-8
Type :
conf
DOI :
10.1109/ICIINFS.2007.4579216
Filename :
4579216
Link To Document :
بازگشت