DocumentCode :
2305714
Title :
Scalable memory management for ATM systems
Author :
Serpanos, D.N.
Author_Institution :
Inst. of Comput. Sci., Found. for Res. & Technol.-Hellas, Heraklion
fYear :
2000
fDate :
2000
Firstpage :
385
Lastpage :
390
Abstract :
The scalability of SDH/SONET to high speeds places strict performance requirements on ATM systems. Throughput preservation of link speed through protocols to a higher layer application is a known problem in high-speed communication systems, which becomes more acute as link speed increases and is being addressed with designs that offer high speed data paths and high embedded processing power. We introduce a specialized, high-speed, scalable and reusable queue manager (QM) for ATM systems, which enables high-speed data transfer to/from system memory and management of logical data structures. We describe its architecture, and then we present implementations in hardware as well as in software for embedded systems. We evaluate the implementations, demonstrating the performance improvement and the system scalability
Keywords :
asynchronous transfer mode; data structures; embedded systems; queueing theory; storage management; telecommunication computing; telecommunication congestion control; ATM systems; SDH/SONET; embedded systems; high embedded processing power; high speed data paths; high-speed communication systems; link speed; logical data structures; reusable queue manager; scalable memory management; throughput preservation; Computer architecture; Data structures; Hardware; Memory management; Power system management; Protocols; SONET; Scalability; Synchronous digital hierarchy; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications, 2000. Proceedings. ISCC 2000. Fifth IEEE Symposium on
Conference_Location :
Antibes-Juan les Pins
Print_ISBN :
0-7695-0722-0
Type :
conf
DOI :
10.1109/ISCC.2000.860668
Filename :
860668
Link To Document :
بازگشت