Title :
Low-cost patterned metallization technique for high density multilayer interconnect applications
Author :
Darrow, Douglas ; Vilmer-Bagen, Susan
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
Abstract :
Fabrication of high density multilayer hybrids such as multichip modules (MCMs) incorporates thin film metallization techniques to produce conductor layers. Highly uniform, fine line metallization patterns must be produced to achieve high speed, low-loss performance requirements. The widely used metallization processes contribute substantially to both fabrication costs and to initial capital equipment expenditures and operating expenses. Careful consideration, therefore, must be made in the selection of a metallization process with the capability to meet product requirements and the flexibility to address market changes. This paper presents preliminary work on the use of a vacuum deposition process known as enhanced ion-plating (EIP) for conductor metallization of high density multilayer substrates
Keywords :
economics; hybrid integrated circuits; ion plating; metallisation; multichip modules; vacuum deposition; capital equipment expenditures; conductor layers; enhanced ion-plating; fabrication costs; fine line metallization patterns; high density multilayer hybrids; high density multilayer interconnect; multichip modules; operating expenses; patterned metallization technique; product requirements; vacuum deposition process; Conductive films; Conductivity; Conductors; Costs; Fabrication; LAN interconnection; Metallization; Nonhomogeneous media; Sputtering; Substrates;
Conference_Titel :
Electronic Components and Technology Conference, 1993. Proceedings., 43rd
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-0794-1
DOI :
10.1109/ECTC.1993.346792