Title :
Metrology for analog module testing using analog testability bus
Author :
Chanchin Su ; Yue-Tsang Chen ; Shyh-Jye Jou ; Yuan-Tzu Ting
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Chung-Li, Taiwan
Abstract :
In this paper, we propose a method to generate high quality test waveform on chip to avoid the parasitic effects in an analog testability bus test environment. For the test response analysis, we derive an extraction methodology to remove the parasitic effects and obtain the intrinsic response of the CUT. The test results show that the algorithm is robust such that the intrinsic responses remain the same regardless of the small variation in the test waveforms. With the concept of intrinsic responses, we are able to use a single library for the testing and diagnosis of multiple instantiation of an analog module.
Keywords :
analogue integrated circuits; design for testability; integrated circuit testing; analog module; analog module testing; multiple instantiation; test response analysis; test waveform; testability bus; Bandwidth; Circuit testing; Clocks; Design for testability; Electronic equipment testing; Integrated circuit interconnections; Metrology; Pins; Robustness; Wires;
Conference_Titel :
Computer-Aided Design, 1996. ICCAD-96. Digest of Technical Papers., 1996 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-7597-7
DOI :
10.1109/ICCAD.1996.569916