DocumentCode :
2308811
Title :
Clock control architecture and ATPG for reducing pattern count in SoC designs with multiple clock domains
Author :
Waayers, Tom ; Morren, Richard ; Lin, Xijiang ; Kassab, Mark
Author_Institution :
NXP Semicond., Eindhoven, Netherlands
fYear :
2010
fDate :
2-4 Nov. 2010
Firstpage :
1
Lastpage :
10
Abstract :
This paper presents a clock control architecture for designs with multiple clock domains, and a novel mix of existing ATPG techniques as well as novel ATPG enhancements. The combination of the ATPG techniques and the clock control hardware lowers the number of test patterns in a fully automated flow, while maintaining the high coverage that is required nowadays by production test. Experimental results are shown for two industrial designs.
Keywords :
automatic test pattern generation; clocks; logic testing; system-on-chip; ATPG technique; automated test; clock control architecture; clock control hardware; industrial designs; multiple clock domain SoC design; on-chip clock controllers; pattern count reducing; production test; system-on-chips;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
ISSN :
1089-3539
Print_ISBN :
978-1-4244-7206-2
Type :
conf
DOI :
10.1109/TEST.2010.5699211
Filename :
5699211
Link To Document :
بازگشت