DocumentCode :
2308916
Title :
Optimization methods for post-bond die-internal/external testing in 3D stacked ICs
Author :
Noia, Brandon ; Chakrabarty, Krishnendu ; Marinissen, Erik Jan
Author_Institution :
Dept. Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
fYear :
2010
fDate :
2-4 Nov. 2010
Firstpage :
1
Lastpage :
9
Abstract :
Testing of three-dimensional (3D) stacked ICs (SICs) is starting to receive considerable attention in the semiconductor industry. Since the die-stacking steps of thinning, alignment, and bonding can introduce defects, there is a need to test multiple subsequent partial stacks during 3D assembly. We address the problem of test-architecture optimization for 3D stacked ICs to minimize overall test time when either the complete stack only, or the complete stack and multiple partial stacks, need to be tested. We show that optimal test-architecture solutions and test schedules for multiple test insertions are different from their counterparts for a single final stack test. In addition, we present optimization techniques for the testing of TSVs and die-external logic in combination with the dies in the stack.
Keywords :
circuit optimisation; integrated circuit design; logic circuits; three-dimensional integrated circuits; 3D stacked IC; TSV testing; die-external logic; multiple partial stacks; optimization methods; post-bond die-internal-external testing; single final stack test; test-architecture optimization; three-dimensional stacked IC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
ISSN :
1089-3539
Print_ISBN :
978-1-4244-7206-2
Type :
conf
DOI :
10.1109/TEST.2010.5699219
Filename :
5699219
Link To Document :
بازگشت