Title :
Modeling the impact of process variation on resistive bridge defects
Author :
Khursheed, Saqib ; Zhong, Shida ; Aitken, Robert ; Al-Hashimi, Bashir M. ; Kundu, Sandip
Author_Institution :
Sch. of ECS, Univ. of Southampton, Southampton, UK
Abstract :
Recent research has shown that tests generated without taking process variation into account may lead to loss of test quality. At present there is no efficient device-level modeling technique that models the effect of process variation on resistive bridges. This paper presents a fast and accurate technique to model the effect of process variation on resistive bridge defects. The proposed model is implemented in two stages: firstly, it employs an accurate transistor model (BSIM4) to calculate the critical resistance of a bridge; secondly, the effect of process variation is incorporated in this model by using three transistor parameters: gate length (L), threshold voltage (Vth) and effective mobility (μeff), where each follow Gaussian distribution. Experiments are conducted on a 65-nm gate library (for illustration purposes), and results show that on average the proposed modeling technique is more than 7 times faster and in the worst case, error in bridge critical resistance is 0.8% when compared with HSPICE.
Keywords :
CMOS integrated circuits; Gaussian distribution; MOSFET; bridge circuits; fault diagnosis; integrated circuit modelling; integrated circuit testing; semiconductor device models; BSIM4 transistor model; CMOS integrated circuit testing; Gaussian distribution; bridge critical resistance error; critical resistance calculation; deep-submicron defects; effective mobility; fault model; gate length; gate library; process variation impact modeling; resistive bridge defects; threshold voltage; transistor parameters; Resistive bridge fault; deep-submicron defect; fault model; process variation;
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-7206-2
DOI :
10.1109/TEST.2010.5699230