DocumentCode :
2309180
Title :
Systematic defect identification through layout snippet clustering
Author :
Tam, Wing Chiu ; Poku, Osei ; Blanton, R.D.
Author_Institution :
ECE Dept., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
2010
fDate :
2-4 Nov. 2010
Firstpage :
1
Lastpage :
10
Abstract :
Systematic defects due to design-process interactions are a dominant component of integrated circuit (IC) yield loss in nano-scaled technologies. Test structures do not adequately represent the product in terms of feature diversity and feature volume, and therefore are unable to identify all the systematic defects that affect the product. This paper describes a method that uses diagnosis to identify layout features that do not yield as expected. Specifically, clustering techniques are applied to layout snippets of diagnosis-implicated regions from (ideally) a statistically-significant number of IC failures for identifying feature commonalties. Experiments involving an industrial chip demonstrate the identification of possible systematic yield loss due to lithographic hotspots.
Keywords :
integrated circuit layout; integrated circuit testing; nanotechnology; clustering; diagnosis-implicated regions; integrated circuit yield loss; layout snippet clustering; layout snippets; lithographic hotspots; nanoscaled technologies; systematic defect identification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
ISSN :
1089-3539
Print_ISBN :
978-1-4244-7206-2
Type :
conf
DOI :
10.1109/TEST.2010.5699239
Filename :
5699239
Link To Document :
بازگشت