Title :
Experiences with parametric BIST for production testing PLLs with picosecond precision
Author :
Kinger, Rakesh ; Narasimhawsamy, Swetha ; Sunter, Stephen
Abstract :
PLLs generate clocks for the core logic in many ICs. As frequencies increase above 500 MHz, jitter and duty cycle error become significant and more likely to affect logic function. Measuring these parameters off-chip can be too expensive or impractical. This paper describes how a PLL BIST is being implemented in production ICs to test jitter, duty cycle, phase delay, frequency ratio, and lock time. It discusses some of the implementation problems and lessons, and how characterization was performed using a PC with graphical test generation software and off-the-shelf reference clock sources to produce production test patterns. Results for a test chip are included, demonstrating that calibrated, picosecond-precision measurements are now practical for production test.
Keywords :
automatic test pattern generation; automatic test software; built-in self test; integrated circuit testing; jitter; phase locked loops; PLL BIST; core logic; duty cycle error; frequency ratio; graphical test generation software; integrated circuits; jitter; lock time; logic function; off-the-shelf reference clock sources; parameters off-chip; parametric BIST; phase delay; picosecond precision; picosecond-precision measurements; production test patterns; production testing PLL; test chip;
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-7206-2
DOI :
10.1109/TEST.2010.5699243