DocumentCode :
2309534
Title :
Relation between etch pit pairs and pipeline defects in CMOS device
Author :
Sik-Han Soh ; Lari, J. ; Hunt, Sarah ; Davies, Trevor ; Kuo, Ming-Feng
Author_Institution :
Memory Product Div., Nat. Semicond. Corp., West Jordan, UT, USA
fYear :
1995
fDate :
4-6 April 1995
Firstpage :
244
Lastpage :
248
Abstract :
We report for the first time an observed physical relationship between pipeline defects and decorated etch pits. In our implementation of 1 micron EEPROM production, pipeline defect shorting the source to the drain was found to be the major cause of yield loss. Positive correlation was found between the extent of rejects due to pipeline defects and a type of paired decorated etch pit density. SEM analysis identified the etch pit pair to be the ends of a dislocation that passes through areas where pipes are usually found. The density of these paired etch pits was successfully used as an inline tool for isolating the cause of pipeline defects, evaluating fixes, and resolving the problem. The proposed mechanism for the formation of the pipes is interaction between the compressive stresses from surrounding oxide on the island of silicon, plus implant damages resulting in dislocations. The pipe defects were portions of dislocations in a p-channel region that had been doped n-type by phosphorus diffusing in from the source and drain region. The problem was eliminated by combination of a stress relieving anneal and a reduction in the nitride thickness used in the LOCOS process to minimize stress.
Keywords :
CMOS memory circuits; EPROM; dislocation density; dislocation etching; failure analysis; integrated circuit reliability; integrated circuit yield; scanning electron microscopy; 16 kbit; CMOS device; EEPROM production; LOCOS process; P diffusion; SEM analysis; compressive stress interaction; decorated etch pits; dislocation density; dislocation portions; etch pit pairs; nitride thickness reduction; p-channel region; pipeline defects; stress relieving anneal; yield loss; CMOS technology; Compressive stress; EPROM; Etching; Implants; Logic programming; Pipelines; Production; Programmable logic arrays; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 1995. 33rd Annual Proceedings., IEEE International
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-2031-X
Type :
conf
DOI :
10.1109/RELPHY.1995.513686
Filename :
513686
Link To Document :
بازگشت