Title :
A low-jitter distributed synchronous clock using DAC
Author :
Wu, Jie ; Zhang, Jie ; Ma, Yichao ; Xie, Minpu
Author_Institution :
Dept. of Modern Phys., Univ. of Sci. & Technol. of China, Hefei, China
Abstract :
A low-jitter clock is important to large scale sensors. A new method using low cost DAC, VCXO and FPGA counter to generate distributed synchronous clocks, which is called digital synchronous clock (DDSC), can decrease 60% jitter comparing with traditional PLL (from 36.510 ps down to 14.608 ps). When these two clocks are used as the source of a 24 bit ADC system, the result shows that DDSC makes the total harmonic distortion (THD) increase dramatically (from 106 dB to 117 dB).
Keywords :
clocks; digital-analogue conversion; field programmable gate arrays; FPGA counter; VCXO; digital synchronous clock; distributed synchronous clocks; large scale sensors; low cost DAC; low-jitter clock; low-jitter distributed synchronous clock; Additive noise; Clocks; Filters; Jitter; Large-scale systems; Phase frequency detector; Phase locked loops; Synchronous generators; Voltage control; Voltage-controlled oscillators;
Conference_Titel :
Real Time Conference, 2009. RT '09. 16th IEEE-NPSS
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-4454-0
DOI :
10.1109/RTC.2009.5321665