DocumentCode :
2310213
Title :
Vendor-agnostic native compression engine
Author :
Threatt, Vance ; Gorti, Atchyuth ; Rearick, Jeff ; Parikh, Shaishav ; Kadiyala, Anirudh ; Jagirdar, Aditya ; Halliday, Andy
Author_Institution :
Adv. Micro Devices, Inc., Austin, TX, USA
fYear :
2010
fDate :
2-4 Nov. 2010
Firstpage :
1
Lastpage :
1
Abstract :
Have you ever had the problem of trying to determine what compression technique to use from which tool vendor and what to do if any of that changes during the design flow? This paper will present a DFT architecture and automation solution that provides flexibility for designs using scan compression. It combines generic and proprietary techniques to enhance testability, reduce design risk, and improve development time. Data and results for the use of this technique in a microprocessor chip will also be presented.
Keywords :
design for testability; microprocessor chips; DFT architecture; microprocessor chip; scan compression; vendor-agnostic native compression engine;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
ISSN :
1089-3539
Print_ISBN :
978-1-4244-7206-2
Type :
conf
DOI :
10.1109/TEST.2010.5699311
Filename :
5699311
Link To Document :
بازگشت