Title :
Multiple fault activation cycle tests for transistor stuck-open faults
Author :
Devta-Prasanna, N. ; Gunda, A. ; Reddy, S.M. ; Pomeranz, I.
Author_Institution :
LSI Corp., Milpitas, CA, USA
Abstract :
The usefulness of scan tests with multiple fault activation cycles to improve the coverage of transistor stuck-open faults is investigated. A recent work demonstrated that tests with more than one fault activation cycle can detect additional transition delay faults and inline resistance faults when compared to two-pattern tests applied using the broadside or skewed-load methods. We extend this work to show that such tests can also be used for testing additional transistor stuck-open faults. Experimental results for coverage improvement in several ISCAS-89 benchmark circuits will be discussed.
Keywords :
fault diagnosis; semiconductor device testing; transistors; benchmark circuit; inline resistance fault; multiple fault activation cycle test; scan test; skewed-load method; transistor stuck-open fault;
Conference_Titel :
Test Conference (ITC), 2010 IEEE International
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-7206-2
DOI :
10.1109/TEST.2010.5699313