DocumentCode :
2310936
Title :
Joint code and decoder design for implementation-oriented (3, k)-regular LDPC codes
Author :
Zhang, Tong ; Parhi, Keshab K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Minnesota Univ., Minneapolis, MN, USA
Volume :
2
fYear :
2001
fDate :
4-7 Nov. 2001
Firstpage :
1232
Abstract :
Gallager´s low-density parity-check (LDPC) codes have recently received a lot of attention because of their excellent performance. The decoder hardware implementation is obviously one of the most crucial issues determining the extent of LDPC applications in the real world. The straightforward fully parallel decoder architecture usually incurs too high complexity for many practical purposes and should be transformed to a partly parallel realization. We propose a joint code and decoder design approach to construct a class of (3, k)-regular LDPC codes which exactly fit to a partly parallel decoder implementation. The partly parallel decoder architecture is suitable for efficient VLSI implementation and it has been shown that the jointly developed (3, k)-regular LDPC codes have very good performance.
Keywords :
VLSI; codes; decoding; integrated circuit design; parallel architectures; VLSI; decoder hardware; low-density parity-check codes; partly parallel decoder; Bipartite graph; Design methodology; Iterative algorithms; Iterative decoding; Null space; Parallel architectures; Parity check codes; Process design; Random number generation; Sparse matrices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2001. Conference Record of the Thirty-Fifth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
ISSN :
1058-6393
Print_ISBN :
0-7803-7147-X
Type :
conf
DOI :
10.1109/ACSSC.2001.987687
Filename :
987687
Link To Document :
بازگشت