DocumentCode :
2311889
Title :
Design and implementation of double base integer encoder in the flash ADC
Author :
Minh Son Nguyen ; Jongsoo Kim ; Insoo Kim ; Choi, Kyusun
Author_Institution :
Univ. of Ulsan, Ulsan, South Korea
fYear :
2009
fDate :
6-9 May 2009
Firstpage :
496
Lastpage :
499
Abstract :
The DBNR (double base number representation) has been known to represent the multidimensional logarithmic number system for implementing the multiplier accumulator architecture of DSP (digital signal processing). This paper also uses the DBNR to improve the bottleneck of DSP arithmetic circuits with the flash ADC (analog-to-digital converter). The constraint algorithm is suggested to solve fan-in problem of the greedy algorithm in designing encoder circuit of the flash ADC. The constraint algorithm shows better performance in terms of layout area, power consumption, and operation speed, compared with the FAT tree encoder, which is known as the fastest encoder circuit yielding binary output.
Keywords :
analogue-digital conversion; digital signal processing chips; greedy algorithms; logic design; FAT tree encoder; analog-to-digital converter; constraint algorithm; digital signal processing; double base integer encoder; double base number representation; flash ADC; greedy algorithm; multidimensional logarithmic number system; multiplier accumulator architecture; Adders; Arithmetic; Circuits; Digital filters; Digital signal processing; Greedy algorithms; Multidimensional signal processing; Signal processing; Signal processing algorithms; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering/Electronics, Computer, Telecommunications and Information Technology, 2009. ECTI-CON 2009. 6th International Conference on
Conference_Location :
Pattaya, Chonburi
Print_ISBN :
978-1-4244-3387-2
Electronic_ISBN :
978-1-4244-3388-9
Type :
conf
DOI :
10.1109/ECTICON.2009.5137056
Filename :
5137056
Link To Document :
بازگشت