DocumentCode :
2312003
Title :
On 3-D IC design for test
Author :
Cheng, Karl
Author_Institution :
Innotest Inc., Hsinchu, Taiwan
fYear :
2010
fDate :
20-22 Oct. 2010
Firstpage :
1
Lastpage :
4
Abstract :
Testing a 3-D IC circuitry could be a nightmare, if it is not planned properly. IC testing is always the major part of the manufacturing process. How to cut down the testing cost becomes the most important cost effective issue. In order to reduce the cost of testing the 3-D IC, the boundary scan and redundancy technologies implemented with the 3-D IC design maybe the good approach. 3-D parallel processor and 3-D Computer will be the ultimate architecture of the 3-D IC. No PCB no package and even no cable connector are needed in a 3-D Computer. It also has the benefit of small size light weight high speed and less power consumption to meet the global warming regulation. By the year of 2014 all the IC components will be 3-D architecture. Shortly after that all the PC, cell phone, PDA etc. will be 3-D too. In the next few years the IC and PC industry revolution is going to take place. In this paper a very detail test analysis and strategy will be presented not only for 3-D IC but for the 3-D processor and 3-D Computer.
Keywords :
boundary scan testing; integrated circuit design; integrated circuit testing; three-dimensional integrated circuits; 3D Computer; 3D IC circuitry testing; 3D IC design; 3D parallel processor; boundary scan; global warming regulation; redundancy technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microsystems Packaging Assembly and Circuits Technology Conference (IMPACT), 2010 5th International
Conference_Location :
Taipei
ISSN :
2150-5934
Print_ISBN :
978-1-4244-9783-6
Electronic_ISBN :
2150-5934
Type :
conf
DOI :
10.1109/IMPACT.2010.5699538
Filename :
5699538
Link To Document :
بازگشت