DocumentCode :
2312171
Title :
A fast power current analysis methodology using capacitor charging model for side channel attack evaluation
Author :
Fujimoto, Daisuke ; Nagata, Makoto ; Katashita, Toshihiro ; Sasaki, Akihiko ; Hori, Yohei ; Satoh, Akashi
Author_Institution :
Grad. Sch. of Syst. Inf., Kobe Univ., Kobe, Japan
fYear :
2011
fDate :
5-6 June 2011
Firstpage :
87
Lastpage :
92
Abstract :
Fast power current analysis method using capacitor charging model was introduced to evaluate security of cryptographic hardware against side channel attacks before the circuit is fabricated as an LSI chip. The method was applied to CPA (Correlation Power Analysis) on various AES (Advanced Encryption Standard) circuits, which require more than 10,000 power current traces, and simulation speed was accelerated by 40-60 times in comparison with conventional full transistor level analysis. The proposed simulation based CPA revealed all of the secret keys of the AES circuits by extracting capacitance model from the post-layout data using a 65-nm CMOS standard cell library. The layout was also fabricated as an LSI chip, and CPA on the LSI was conducted. The results showed remarkable consistency between simulation and actual measurement in terms of information leakage related to the secret keys in power waveforms.
Keywords :
CMOS integrated circuits; cryptography; large scale integration; CMOS standard cell library; LSI chip; advanced encryption standard; capacitor charging model; correlation power analysis; cryptographic hardware; fast power current analysis; side channel attack evaluation; Analytical models; CMOS integrated circuits; Correlation; Cryptography; Current measurement; Integrated circuit modeling; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware-Oriented Security and Trust (HOST), 2011 IEEE International Symposium on
Conference_Location :
San Diego CA
Print_ISBN :
978-1-4577-1059-9
Type :
conf
DOI :
10.1109/HST.2011.5955002
Filename :
5955002
Link To Document :
بازگشت