DocumentCode :
2312222
Title :
New security threats against chips containing scan chain structures
Author :
Rolt, Jean Da ; Natale, Giorgio Di ; Flottes, Marie-Lise ; Rouzeyre, Bruno
Author_Institution :
LIRMM, Univ. Montpellier II, Montpellier, France
fYear :
2011
fDate :
5-6 June 2011
Firstpage :
110
Lastpage :
110
Abstract :
Insertion of scan chains is the most common technique to ensure observability and controllability of sequential elements in an IC. However, when the chip deals with secret information, the scan chain can be used as back door for accessing secret (or hidden) information, and thus jeopardize the overall security. Several scan-based attacks on cryptographic functions have been described and showed the need for secure scan implementations. These attacks assume a single scan chain. However the conception of large designs and restrictions in terms of test costs may require the implementation of many scan chains and additional test infrastructures for test response compaction. In this paper, we present a new generic scan attack that covers a wide range of industrial test infrastructures, including spatial response compressors.
Keywords :
cryptography; integrated circuits; cryptographic functions; industrial test infrastructures; scan chain structures; scan-based attacks; secret information; security threats; sequential elements; spatial response compressors; Compaction; Complexity theory; Encryption; Hamming distance; Registers; scan-based attack; security; testability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware-Oriented Security and Trust (HOST), 2011 IEEE International Symposium on
Conference_Location :
San Diego CA
Print_ISBN :
978-1-4577-1059-9
Type :
conf
DOI :
10.1109/HST.2011.5955005
Filename :
5955005
Link To Document :
بازگشت