Title :
Processing characteristics and reliability of embedded DDR2 memory chips
Author :
Hung, Yin-Po ; Chang, Tao-Chih ; Lee, Ching-Kuan ; Lee, Yuan-Chang ; Chang, Jing-Yao ; Huang, Shin-Yi ; Hsu, Chao-Kai ; Li, Shu-Man ; Huang, Jui-Hsiung ; Leu, Fang-Jun ; Cheng, Ren-Shin ; Huang, Yu-Wei ; Chen, Tai-Hong
Author_Institution :
Assembly & Reliability Technol. Dept., ITRI, Chutung, Taiwan
Abstract :
As high-speed, high-density, and high-performance are the primary IC development targets, packaging technologies play a key role to bring out the best performance of those ICs. In this paper, an active component formed by an active chip embedded technology is developed for the package of a high speed DDR2 memory device. Embedding of semiconductor chips into an organic substrate provide a solution to miniaturize the size of the package. Moreover, stacking multiple layers of embedded components can allow an even higher capacity of devices and packaging density. In addition to wire bonding or w-BGA technologies, embedded package structure provides an alternative means to form redistribution circuits and electrical bonding pads. Meanwhile the electrical performance can be enhanced due to the wafer level package-like structure. Superior electrical performance is provided by forming shorter electrical path from chip pad to outer. In this study, a chip-in-substrate package (CiSP) with a real 50 um thick DDR2 memory IC is achieved using built-up technologies such as dielectric layer lamination, micro via drilling, and redistribution layer forming to implement the JEDEC-compliant DDR2 component. The PCB compatible process is a low-cost, high-yield, and versatile technology. Electrical performance similar to wafer level package and even better than wire bonding or w-BGA package can be achieved by adopting this proposed solution. The DDR2 component is assembled on a dual in-line memory module (DIMM) to study the feasibility and electrical performance of this developed package. Subsequent reliability test such as thermal cycle test (TCT) and thermal humidity storage test (THST) are examined. And electromigration (EM) of this test vehicle under high current density is simulated and tested.
Keywords :
ball grid arrays; chip scale packaging; electromigration; integrated circuit reliability; integrated memory circuits; laminations; printed circuits; wafer level packaging; CiSP; DIMM; EM; IC development target; PCB compatible process; TCT; THST; chip-in-substrate package; dielectric layer lamination; dual in-line memory module; electrical bonding pads; electromigration; embedded DDR2 memory semiconductor chip; micro via drilling; packaging technology; processing characteristics; redistribution circuit; reliability; size 50 mum; thermal cycle test; thermal humidity storage test; w-BGA technology; wafer level package-like structure;
Conference_Titel :
Microsystems Packaging Assembly and Circuits Technology Conference (IMPACT), 2010 5th International
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-9783-6
Electronic_ISBN :
2150-5934
DOI :
10.1109/IMPACT.2010.5699572