DocumentCode :
2313028
Title :
Estimation of wafer cost for technology design
Author :
Maly, W. ; Jacobs, H. ; Kersch, A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
1993
fDate :
5-8 Dec. 1993
Firstpage :
873
Lastpage :
876
Abstract :
A simple cost model, capturing relationship between cost of the equipment ownership and the cost of manufacturing wafer, is proposed. This model is constructed in a way allowing for "fair" allocation of the cost of equipment idle time among products fabricated with significantly different technologies, sharing the same fabline. A necessary cost of equipment ownership data base has been built and a number of detailed process flows have been constructed. Finally, cost analysis for three categories of manufacturing scenarios: R&D, ASIC and high volume has been conducted. Results indicate large wafer cost differences between high volume differences also indicate that newer complex processes and manufacturing strategies should be developed with an aid of a cost modeling technique such as one described in this paper.<>
Keywords :
costing; economics; integrated circuit manufacture; matrix algebra; cost analysis; cost model; equipment idle time; equipment ownership; manufacturing; technology design; wafer cost estimation; Application specific integrated circuits; Computer aided manufacturing; Costs; Floors; Jacobian matrices; Manufacturing processes; Research and development; Semiconductor device modeling; Silicon; Virtual manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1993. IEDM '93. Technical Digest., International
Conference_Location :
Washington, DC, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-1450-6
Type :
conf
DOI :
10.1109/IEDM.1993.347261
Filename :
347261
Link To Document :
بازگشت