DocumentCode :
2313914
Title :
Real area-power-delay trade-off in EUCLID logic synthesis system
Author :
Berkelaar, Michel C M ; Theeuwen, J.M.
Author_Institution :
Fac. of Electr. Eng., Eindhoven Univ. of Technol., Netherlands
fYear :
1990
fDate :
13-16 May 1990
Abstract :
The EUCLID logic synthesis system, in which true area-power-delay trade-off is possible, is described. To achieve this, area, delay, and power consumption are estimated at every stage of the process, and optimization decisions taken accordingly. Optimal gate-sizing fine tunes the delay of the circuit, EUCLID provides a framework to explore the area-delay-power design space for a given circuit, giving the designer an optimal implementation based on design needs. Currently, EUCLID is able to handle circuits of several thousands of transistors, with each tool running in a few minutes. Smaller circuits, with smaller hundreds of transistors, only take seconds to run
Keywords :
CMOS integrated circuits; VLSI; circuit layout CAD; integrated logic circuits; optimisation; EUCLID logic synthesis system; area; area-delay-power design space; area-power-delay trade-off; circuits of several thousands of transistors; delay; gate-sizing; optimization; power consumption; Algorithm design and analysis; Circuit synthesis; Delay estimation; Design automation; Design optimization; Energy consumption; Logic design; Power dissipation; Process design; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1990., Proceedings of the IEEE 1990
Conference_Location :
Boston, MA
Type :
conf
DOI :
10.1109/CICC.1990.124734
Filename :
124734
Link To Document :
بازگشت