DocumentCode :
2314764
Title :
Switch-Level Test Calculation for CMOS Circuits
Author :
Sziray, József
Author_Institution :
Dept. of Inf., Szechenyi Univ., Gyor, Hungary
fYear :
2009
fDate :
7-9 Dec. 2009
Firstpage :
41
Lastpage :
48
Abstract :
The paper presents a test calculation principle which serves for producing tests of switch-level logic faults in CMOS digital circuits. The considered fault model includes stuck-at-0/1 logic faults on the connecting control lines, as well as switch faults in the transistors. Both single and multiple faults are included. The transistor faults manifest themselves in stuck open (open circuit) and stuck short (short circuit) behavior. In this paper only combinational logic is taken into consideration. The computations are performed at the transistor level directly, i. e., by using the original transistor schematic solely, without any logic conversion. The calculation principle is comparatively simple. It is based only on successive line-value justification, and it yields an opportunity to be realized by an efficient computer program.
Keywords :
CMOS digital integrated circuits; combinational circuits; logic testing; CMOS digital circuit; combinational logic; switch-level logic fault; switch-level test calculation; transistor fault; CMOS digital integrated circuits; CMOS logic circuits; Circuit faults; Circuit testing; Digital circuits; Joining processes; Logic testing; Semiconductor device modeling; Switches; Switching circuits; CMOS transistor structures; Test-pattern calculation; digital circuits; multi-valued logic; switch-level fault modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification (MTV), 2009 10th International Workshop on
Conference_Location :
Austin, TX
ISSN :
1550-4093
Print_ISBN :
978-1-4244-6479-1
Electronic_ISBN :
1550-4093
Type :
conf
DOI :
10.1109/MTV.2009.24
Filename :
5460812
Link To Document :
بازگشت