Title : 
Sub-50 nm gate length n-MOSFETs with 10 nm phosphorus source and drain junctions
         
        
            Author : 
Ono, M. ; Saito, M. ; Yoshitomi, T. ; Fiegna, C. ; Ohguro, T. ; Iwai, H.
         
        
            Author_Institution : 
Res. & Dev. Center, Toshiba Corp., Kawasaki, Japan
         
        
        
        
        
        
            Abstract : 
Forty-nanometer gate length n-MOSFETs with ultra-shallow source and drain junctions of around 10 nm are fabricated for the first time. To achieve such shallow junctions, a technique of solid-phase diffusion (SPD) from phosphorous-doped silicated glass (PSG) gate sidewalls is used. The resulting 40 nm gate length n-MOSFETs operate quite normally at room temperature. Even in the sub-50 nm region, short-channel effects-V/sub th/ shift and S-factor degradation-are suppressed very well. The impact ionization rate falls significantly as Vd falls below 1.5 V. It is found that, in the case of Vd less than 1.5 V, hot-carrier degradation is not a serious problem even in the sub-50 nm region.<>
         
        
            Keywords : 
diffusion in solids; hot carriers; impact ionisation; insulated gate field effect transistors; phosphorus; semiconductor doping; 1.5 V; 10 nm; 40 nm; S-factor; Si:P; hot-carrier degradation; impact ionization; n-MOSFETs; phosphorous-doped silicated glass gate sidewalls; phosphorus drain junctions; phosphorus source junctions; room temperature; short-channel effects; solid-phase diffusion; threshold voltage; ultra-shallow junctions; Boron; Degradation; Electrodes; Glass; Hot carrier effects; Hot carriers; Impact ionization; MOSFET circuits; Silicon; Temperature;
         
        
        
        
            Conference_Titel : 
Electron Devices Meeting, 1993. IEDM '93. Technical Digest., International
         
        
            Conference_Location : 
Washington, DC, USA
         
        
        
            Print_ISBN : 
0-7803-1450-6
         
        
        
            DOI : 
10.1109/IEDM.1993.347385