DocumentCode :
231516
Title :
Design of Multi-channel Dual-frequency Digital Receiver based on FPGA
Author :
Zhang Qingxiang ; Cheng Litao ; Yin Cheng
Author_Institution :
Dept. of Electron. Eng., Harbin Inst. of Technol., Harbin, China
fYear :
2014
fDate :
19-23 Oct. 2014
Firstpage :
403
Lastpage :
407
Abstract :
FPGAs provide lots of the flexibility of programmable DSP processors but with higher real-time performance. An FPGA based on Multi-channel Dual-frequency Digital Receiver has been developed for Soft Radar. In this paper, we review digital down-conversion (DDC) technique, and a parallel processing architecture based on FPGA is introduced. The FPGA adopt block-based design, which consists of the ADC-Interface Module, the DDC Module, and the DSP-Interface Module. The overall multi-channel DDC processing is implemented in Xilinx Virtex-6 FPGA and has been applied to a radar system. The experimental result also indicates that the digital receiver has achieved a feasible performance.
Keywords :
analogue-digital conversion; digital signal processing chips; field programmable gate arrays; parallel processing; radar receivers; ADC-interface module; DDC module; DDC technique; DSP-interface module; FPGA; Xilinx Virtex-6; block-based design; digital down-conversion technique; dual-frequency digital receiver; multichannel DDC processing; multichannel digital receiver; parallel processing architecture; programmable DSP processors; radar system; soft radar; Digital signal processing; Field programmable gate arrays; Finite impulse response filters; Local oscillators; Radar; Receivers; DDC; FPGA; Multi-channel; digital receiver;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing (ICSP), 2014 12th International Conference on
Conference_Location :
Hangzhou
ISSN :
2164-5221
Print_ISBN :
978-1-4799-2188-1
Type :
conf
DOI :
10.1109/ICOSP.2014.7015037
Filename :
7015037
Link To Document :
بازگشت