DocumentCode :
2316291
Title :
PERMAP: A performance-aware mapping for application-specific SoCs
Author :
Kiasari, A.E. ; Hessabi, S. ; Sarbazi-Azad, H.
Author_Institution :
Sharif Univ. of Technol., Tehran
fYear :
2008
fDate :
2-4 July 2008
Firstpage :
73
Lastpage :
78
Abstract :
Future system-on-chip (SoC) designs will need efficient on-chip communication architectures that can provide efficient and scalable data transport among the intellectual properties (IPs). Designing and optimizing SoCs is an increasingly difficult task due to the size and complexity of the SoC design space, high cost of detailed simulation, and several constraints that the design must satisfy. For efficient design of SoCs, an efficient mapping of IPs onto networks-on-chip (NoCs) is highly desirable. Towards this end, we have presented PERMAP, a performance-aware mapping algorithm which maps the IPs onto a generic NoC architecture such that the average communication delay is minimized. This is accomplished by a performance analytical model which can be used for any arbitrary network topology with wormhole routing. The algorithm is used for mapping a video application onto a tile-based NoC and experimental results show that PERMAP is fast and robust.
Keywords :
industrial property; logic design; network routing; network topology; network-on-chip; PERMAP; application-specific SoC; intellectual properties; network topology; networks-on-chip; performance-aware mapping; system-on-chip designs; wormhole routing; Analytical models; Constraint optimization; Cost function; Delay; Design optimization; Intellectual property; Network topology; Network-on-a-chip; Routing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 2008. ASAP 2008. International Conference on
Conference_Location :
Leuven
ISSN :
2160-0511
Print_ISBN :
978-1-4244-1897-8
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2008.4580157
Filename :
4580157
Link To Document :
بازگشت