Title :
A 5.184Gbps/ch through-chip interface and automated place-and-route design methodology for 3-D integration of 45nm CMOS processors
Author :
Shimazaki, Yasuhisa ; Miura, Noriyuki ; Kuroda, Tadahiro
Author_Institution :
Renesas Electron. Corp., Tokyo, Japan
Abstract :
We propose 3-D integrated mobile phone system utilizing an inductive-coupling link. To realize energy efficient 3-die stacking, a slew-rate controlled footer switch scheme and a superposition of magnetic field scheme are proposed. By using a place-and-route model of a coil, we demonstrate that a commercial layout tool can handle the inductive-coupling link module successfully. Performance of the proposed circuit is estimated as 5.184Gbps/ch and 6.1pJ/b for 2-die stacking and 9.5pJ/b for 3-die stacking. The area efficiency is 592μm2/Gbps, which is 1/330 of the prior art.
Keywords :
CMOS integrated circuits; coils; energy conservation; integrated circuit layout; magnetic fields; microprocessor chips; mobile handsets; network routing; three-dimensional integrated circuits; 3-die stacking; 3D integrated mobile phone system; 3D integration; CMOS processor; automated place-and-route design methodology; coil; energy efficiency; inductive-coupling link module; layout tool; magnetic field scheme; size 45 nm; slew-rate controlled footer switch scheme; through-chip interface; CMOS integrated circuits; Coils; Layout; Mobile handsets; Program processors; Stacking; Transmitters;
Conference_Titel :
Cool Chips XV (COOL Chips), 2012 IEEE
Conference_Location :
Yokohama
Print_ISBN :
978-1-4673-1201-1
Electronic_ISBN :
978-1-4673-1200-4
DOI :
10.1109/COOLChips.2012.6216583