DocumentCode :
2320967
Title :
Cyclic process nets as a high-level behavioral specification model for embedded systems synthesis
Author :
Boßung, Wolfgang ; Huss, Sorin A.
Author_Institution :
Lab. of Integrated Circuits & Syst., Tech. Hochschule Darmstadt, Germany
fYear :
1998
fDate :
16-17 Apr 1998
Firstpage :
116
Lastpage :
121
Abstract :
High-level specifications of the behavior of information processing systems consist of data and control flow descriptions as well as of timing requirements to be met by a feasible implementation. These requirements are in general captured as bounds on the processing times of periodic and aperiodic computational tasks. Cyclic process nets are introduced as a high-level computational model for representing both flow information and timing bounds of information processing systems. Different iteration and varying computation times which are characteristic for HW/SW implementations in embedded systems, combined with the associated functional description yield then a high-level behavioral specification of such systems. As a main result, the presented scheduling algorithm detects hidden time intervals in the specification which may then be exploited as a resource for HW/SW partitioning purposes during design space exploration. Thus, the proposed cyclic process nets form a foundation for codesign tasks in embedded systems synthesis. Finally, the resulting design flow is discussed by means of an application example
Keywords :
graph theory; high level synthesis; real-time systems; scheduling; software engineering; timing; codesign tasks; control flow descriptions; cyclic process nets; data flow descriptions; design space exploration; embedded systems synthesis; hardware/software partitioning; high-level behavioral specification model; high-level computational model; information processing systems; scheduling algorithm; timing bounds; Computer science; Control system synthesis; Embedded system; Hardware; Information processing; Integrated circuit modeling; Integrated circuit synthesis; Integrated circuit technology; Laboratories; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI '98. System Level Design. Proceedings. IEEE Computer Society Workshop on
Conference_Location :
Orlando, FL
Print_ISBN :
0-8186-8448-8
Type :
conf
DOI :
10.1109/IWV.1998.667134
Filename :
667134
Link To Document :
بازگشت