• DocumentCode
    2321812
  • Title

    Hardware implementation and experiment validation of the VDDRHF color image filter

  • Author

    Boudabous, A. ; Ben Atitallah, A. ; Khriji, L. ; Kadionik, P. ; Masmoudi, N.

  • Author_Institution
    Lab. of Electron. & Inf. Technol., E.N.I.S., Sfax, Tunisia
  • fYear
    2010
  • fDate
    27-30 June 2010
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    This paper proposes a novel FPGA implementation of (Vector Directional Distance Rational Hybrid Filter) (VDDRHF) for mixed noise suppression and fine-details preservation in color images. The Implementation was done, based on FPGA HW/SW validation using efficient hardware optimizations and non linear function approximations. The validation using FPGA board confirms the color image quality preservation. Our proposed architecture proves that HW/SW co-design present a high timing performance compared to software based solutions.
  • Keywords
    digital filters; field programmable gate arrays; hardware-software codesign; image colour analysis; FPGA HW/SW validation; color image filter; fine-details preservation; hardware optimizations; mixed noise suppression; non linear function approximations; vector directional distance rational hybrid filter; Hardware; Indexes; FPGA implementation; Nios-II; VDDRHF filter; architecture; color image; validation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Systems Signals and Devices (SSD), 2010 7th International Multi-Conference on
  • Conference_Location
    Amman
  • Print_ISBN
    978-1-4244-7532-2
  • Type

    conf

  • DOI
    10.1109/SSD.2010.5585526
  • Filename
    5585526