Title :
Low power cascaded folding signal conversion
Author_Institution :
Circuits & Syst. Group, Delft Univ. of Technol., Delft, Netherlands
Abstract :
Folding of analog signals is one of the most efficient techniques employed in digitization of high speed signals at intermediate resolution. However, its implementation is restricted by distortion resulting from limited bandwidth at the output of the folders, interpolation at the output and comparator offset. In this paper a method to increase input signal processing capabilities and reduce the number of required comparators based on cascaded folding of analog signals is reported. The proposed method is evaluated on a prototype A/D converter fabricated in standard single poly, six metal 180-nm CMOS.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); interpolation; signal resolution; A/D converter; analog signal folding; comparator offset; high speed signal digitization; interpolation; low power cascaded folding signal conversion; signal processing capability; signal resolution; size 180 nm; standard single polysix metal CMOS; Arrays; Bandwidth; CMOS integrated circuits; Capacitance; Clocks; Interpolation; Resistors; A/D converter; folding signals; interpolation; low power;
Conference_Titel :
Signal Processing (ICSP), 2014 12th International Conference on
Conference_Location :
Hangzhou
Print_ISBN :
978-1-4799-2188-1
DOI :
10.1109/ICOSP.2014.7015398