DocumentCode :
2322569
Title :
A low offset rail-to-rail 12b 2MS/s 0.18μm CMOS cyclic ADC
Author :
Kim, Young-Ju ; Choi, Hee-Cheol ; Yoo, Pil-Seon ; Lee, Dong-Suk ; Choi, Joong-Ho ; Lee, Seung-Hoon
Author_Institution :
Dept. of Electron. Eng., Sogang Univ., Seoul
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
17
Lastpage :
20
Abstract :
A 12b 2 MS/s cyclic ADC achieves low power consumption with a single-ended rail-to-rail input signal range of 3.3 Vp-p. The proposed voltage reference scheme directly employing power supply voltages implements an offset voltage less than 1 mV without well-known calibration and trimming techniques. The prototype ADC in a 0.18 mum CMOS technology demonstrates the effective number of bits of 11.48 for a 100 kHz full-scale input at 2 MS/s. The ADC with an active die area of 0.12 mm2 consumes 3.6 mW at 2 MS/s and 3.3 V(analog)/1.8 V (digital).
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; low-power electronics; CMOS cyclic ADC; calibration technique; frequency 100 kHz; low offset rail-to-rail; low power consumption; power 3.6 mW; single-ended rail-to-rail input signal range; size 0.18 mum; trimming technique; voltage 1.8 V; voltage 3.3 V; voltage reference; word length 12 bit; Capacitors; Circuits; Clocks; Energy consumption; Operational amplifiers; Power engineering and energy; Rail to rail inputs; Railway engineering; Sampling methods; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4745949
Filename :
4745949
Link To Document :
بازگشت