DocumentCode :
2323340
Title :
Leakage power estimation and minimization in configurable logic block of FPGA
Author :
Kureshi, A.K. ; Hasan, Mohd
Author_Institution :
Dept. of Electron. Eng., AMU, Aligarh
fYear :
2008
fDate :
13-15 May 2008
Firstpage :
270
Lastpage :
274
Abstract :
Reconfigurable architectures are well suited for wireless application since they provide high performance computation together with the capability to adapt to changing communication protocols. Moving to deep sub-micron technology and below, FPGA could suffer from leakage energy consumption. This paper estimates the extensive transistor level leakage power of Virtex-II FPGAs Configurable Logic Block (CLB) at 65 nm technology and, also explore different techniques to minimize leakage power. HSPICE simulations based on BPTM (Berkeley Predictive Technology Model) at 25degC and 85degC shows that, for worst-case data, techniques such as high threshold voltage (HVT), high gate-oxide (HTox) and Gate biasing (NVGS) improve the leakage power saving by up to 65.70%, 70.53% and 31.85% with average delay penalty of 15.40%, 26.24% and 0% respectively.
Keywords :
SPICE; field programmable gate arrays; reconfigurable architectures; transistors; Berkeley predictive technology model; FPGA; HSPICE; Virtex-II; configurable logic block; extensive transistor; leakage power estimation; leakage power minimization; reconfigurable architectures; Delay; Energy consumption; Field programmable gate arrays; High performance computing; Minimization; Predictive models; Reconfigurable architectures; Reconfigurable logic; Threshold voltage; Wireless application protocol;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Communication Engineering, 2008. ICCCE 2008. International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-1691-2
Electronic_ISBN :
978-1-4244-1692-9
Type :
conf
DOI :
10.1109/ICCCE.2008.4580610
Filename :
4580610
Link To Document :
بازگشت