DocumentCode :
2323473
Title :
Analysis of performance and implementation complexity of simplified algorithms for decoding Low-Density Parity-Check codes
Author :
Chandrasetty, Vikram Arkalgud ; Aziz, Syed Mahfuzul
Author_Institution :
Sch. of Electr. & Inf. Eng., Univ. of South Australia, Mawson Lakes, SA, Australia
fYear :
2010
fDate :
6-10 Dec. 2010
Firstpage :
430
Lastpage :
435
Abstract :
This paper presents a novel technique to significantly reduce the implementation complexity of Low-Density Parity-Check (LDPC) decoders. The proposed technique uses high precision soft messages at the variable nodes but scales down the extrinsic message length, which reduces the number of interconnections between variable and check nodes. It also simplifies the check node operation. The effect on performance and complexity of the decoders due to such simplification is analyzed. A prototype model of the proposed decoders compliant with the WiMax application standard has been implemented and tested on Xilinx Virtex 5 FPGA. The implementation results show that the proposed decoders can achieve significant reduction in hardware complexity with comparable decoding performance to that of Min-Sum algorithm based decoders. The proposed decoders are estimated to achieve an average throughput in the range of 6-11 Gbps, even with short code lengths.
Keywords :
WiMax; decoding; field programmable gate arrays; parity check codes; FPGA; LDPC decoder; WiMax application; check node operation; decoding; implementation complexity; low density parity check codes; min-sum algorithm; performance analysis; simplified algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
GLOBECOM Workshops (GC Wkshps), 2010 IEEE
Conference_Location :
Miami, FL
Print_ISBN :
978-1-4244-8863-6
Type :
conf
DOI :
10.1109/GLOCOMW.2010.5700356
Filename :
5700356
Link To Document :
بازگشت