DocumentCode :
2323647
Title :
Self-optimization of MPSoCs Targeting Resource Efficiency and Fault Tolerance
Author :
Porrmann, Mario ; Purnaprajna, Madhura ; Puttmann, Christoph
Author_Institution :
Syst. & Circuit Technol. Heinz Nixdorf Inst., Univ. of Paderborn, Paderborn, Germany
fYear :
2009
fDate :
July 29 2009-Aug. 1 2009
Firstpage :
467
Lastpage :
473
Abstract :
A dynamically reconfigurable on-chip multiprocessor architecture is presented, which can be adapted to changing application demands and to faults detected at run-time. The scalable architecture comprises lightweight embedded RISC processors that are interconnected by a hierarchical network-on-chip (NoC). Reconfigurability is integrated into the processors as well as into the NoC with minimal area and performance overhead. Adaptability of the architecture relies on a self-optimizing reconfiguration of the MPSoC at run-time. The resource-efficiency of the proposed architecture is analyzed based on FPGA and ASIC prototypes.
Keywords :
fault tolerant computing; field programmable gate arrays; network-on-chip; reconfigurable architectures; reduced instruction set computing; ASIC prototypes; FPGA; MPSoC; embedded RISC processors; fault tolerance; hierarchical network-on-chip; reconfigurable on-chip multiprocessor architecture; scalable architecture; Adaptive systems; Circuits; Fault tolerance; Fault tolerant systems; Hardware; NASA; Network-on-a-chip; Redundancy; Runtime; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems, 2009. AHS 2009. NASA/ESA Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
978-0-7695-3714-6
Type :
conf
DOI :
10.1109/AHS.2009.52
Filename :
5325417
Link To Document :
بازگشت