DocumentCode :
2324677
Title :
Design and implementation of MP3 decoder using partial dynamic reconfiguration on Virtex-4 FPGAs
Author :
Taghipour, Hamed ; Frounchi, Javad ; Zarifi, Mohammad Hossein
Author_Institution :
Islamic Azad Univ., Ilkhchi
fYear :
2008
fDate :
13-15 May 2008
Firstpage :
683
Lastpage :
686
Abstract :
Dynamic reconfiguration has always constituted a challenge for embedded systems designers. Nowadays, technological developments make possible to do it on Xilinx FPGAs, but setting up a dynamically reconfigurable system remains a painful and complicated task. This architecture can benefit from being able to load and unload modules at run-time and using this feature, significant reduction in hardware resources and power dissipation of a chip can be achieved. In this paper, the design and implementation of a MP3 decoder is presented in which IMDCT and antialias blocks are implemented as reconfigurable blocks. In this work, slice based bus macros have been designed and implemented on a XC4VLX25 FPGA using the Xilinx FPGA-Editor software. The reconfiguration time of this design is 19 ms.
Keywords :
audio coding; decoding; embedded systems; field programmable gate arrays; IMDCT; MP3 decoder; Virtex-4 FPGA; XC4VLX25 FPGA; Xilinx FPGA-Editor software; antialias blocks; embedded system design; partial dynamic reconfiguration; power dissipation; slice based bus macros; time 19 ms; Clocks; Decoding; Digital audio players; Field programmable gate arrays; Hardware; Logic devices; Microprocessors; Reconfigurable logic; Routing; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Communication Engineering, 2008. ICCCE 2008. International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-1691-2
Electronic_ISBN :
978-1-4244-1692-9
Type :
conf
DOI :
10.1109/ICCCE.2008.4580691
Filename :
4580691
Link To Document :
بازگشت