DocumentCode
2326366
Title
Efficient IFFT design using mapping method
Author
Jang, In-Gul ; Kim, Yong-Eun ; Xu, Yi-Nan ; Chung, Jin-Gyun
Author_Institution
Div. of Electron. & Inf. Engr., Chonbuk Nat. Univ., Jeonju
fYear
2008
fDate
Nov. 30 2008-Dec. 3 2008
Firstpage
878
Lastpage
881
Abstract
FFT/IFFT processor is one of the key components in the implementation of OFDM systems such as WiBro, DAB and UWB systems. Most of the researches on the implementation of FFT processors have focused on reducing the complexities of multipliers, memory and control circuits. In this paper, to reduce the register size required for IFFT, we propose a new IFFT design method based on a mapping method. By simulations, it is shown that the proposed IFFT design method achieves more than 60% area reduction and much SQNR (Signal-to-Quantization Noise Ration) gain compared with previous IFFT designs.
Keywords
OFDM modulation; fast Fourier transforms; pipeline arithmetic; quantisation (signal); ultra wideband communication; FFT processors; OFDM systems; signal-to-quantization noise ration; Circuit noise; Circuit simulation; Design methodology; Digital multimedia broadcasting; Digital video broadcasting; Noise reduction; OFDM modulation; Registers; Signal design; Signal to noise ratio;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location
Macao
Print_ISBN
978-1-4244-2341-5
Electronic_ISBN
978-1-4244-2342-2
Type
conf
DOI
10.1109/APCCAS.2008.4746163
Filename
4746163
Link To Document