Title :
A pipelined asynchronous 8051 soft-core implemented with Balsa
Author :
Chen, Chang-Jiu ; Cheng, Wei-Min ; Tsai, Ruei-Fu ; Tsai, Hung-Yue ; Wang, Tuan-Chieh
Author_Institution :
Dept. of Comput. Sci., Nat. Chiao-Tung Univ., Hsinchu
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
Microcontrollers are widely used in many handheld devices and embedded systems. Thus, low power, reliability, and robustness have been becoming the critical issues for these microcontrollers. Asynchronous circuits may be one of the best solutions to answer these problems. It is widely known that the 8051 processor is the most popular 8-bit microcontroller; however, because of its CISC nature, the pipeline is not very easy to implement, especially for asynchronous circuits. In this paper, we propose a novel pipelined asynchronous 8051 microcontroller. The design is implemented with Balsa language which is a CSP-based asynchronous HDL, and synthesized into Xilinx netlist by Balsa synthesis tool. The design is compared with synchronous ones with Xilinx FPGA.
Keywords :
asynchronous circuits; field programmable gate arrays; microcontrollers; pipeline processing; Balsa language; Balsa synthesis tool; CSP-based asynchronous HDL; Xilinx FPGA; Xilinx netlist; asynchronous circuits; embedded systems; handheld devices; microcontrollers; pipelined asynchronous 8051 soft-core; Asynchronous circuits; Circuit synthesis; Embedded system; Field programmable gate arrays; Handheld computers; Hardware design languages; Microcontrollers; Pipelines; Power system reliability; Robustness;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746187