Title :
A second-order gate delay modeling method with an efficient sensitivity analysis
Author :
Han, Sangwoo ; Kim, Yooseong ; Choi, Woosick ; Shin, Inho ; Choi, Youngdoo
Author_Institution :
Dept. of Comput. Sci. & Eng., Sogang Univ., Seoul
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
As CMOS technology scales, to consider process variation becomes increasingly challenging. Statistical gate delay model is widely used technique to analyze the influence of process variation on gate delay. We propose a second-order gate delay model which is more accurate even with the larger variance of variations. The number of additional variables introduced by second-order terms is minimized using sensitivities and statistically combined variables. The runtime cost to calculate sensitivity values is reduced by simplifying the process to determine worst-case and best-case parameters. The accuracy of the model is verified by experiments on a gate, inverter-chain, and a circuit. Comparing to Monte Carlo simulation, the mean and standard deviation obtained by the proposed model have average error rates of 1.26% and 4.31%, respectively. We present the error reduction rate of the proposed model, compared to the first-order model. The average error reduction rate is 36.7%.
Keywords :
CMOS integrated circuits; statistical analysis; CMOS technology; second-order gate delay modeling; sensitivity analysis; statistical gate delay model; CMOS technology; Circuits; Computer errors; Costs; Delay; Random variables; Response surface methodology; Runtime; Semiconductor device modeling; Sensitivity analysis;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746195