Title :
Design of passive UHF RFID tag in 130nm CMOS technology
Author :
Hong, Yang ; Chan, Chi Fat ; Guo, Jianping ; Ng, Yuen Sum ; Shi, Weiwei ; Leung, Lai Kan ; Leung, Ka Nang ; Choy, Chiu Sing ; Pun, Kong Pang
Author_Institution :
Dept. of Electron. Eng., Chinese Univ. of Hong Kong, Shatin
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
This paper presents a low-power, passive, UHF RFID tag design compatible with EPCTM C1G2 protocol. In order to reduce its cost, diode-connected NMOS in a standard CMOS technology is used instead of Schottky diodes. With the help of low-threshold-voltage, triple-well NMOS, a minimum input power of -7.6 dBm is achieved. A sub-1 V, low temperature-coefficient voltage reference using self-biased mutual compensation is proposed without large resistors to save the chip area. In addition, an energy-aware irregular clock structure, together with clock gating, achieves low power consumption in the baseband processor. The whole tag is implemented in a 130 nm CMOS technology and the total chip area is 1200 mum times 1220 mum.
Keywords :
CMOS integrated circuits; UHF circuits; integrated circuit design; radiofrequency identification; CMOS technology; EPCTM C1G2 protocol; Schottky diodes; UHF RFID tag design; diode-connected NMOS; low-threshold-voltage; size 130 nm; triple-well NMOS; CMOS technology; Clocks; Costs; Energy consumption; Low voltage; MOS devices; Passive RFID tags; Protocols; Resistors; Schottky diodes;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746284