Title :
Design of high-performance transform and quantization circuit for unified video CODEC
Author :
Lee, Seonyoung ; Cho, Kyeongsoon
Author_Institution :
Dept. of Electron. & Inf. Eng., Hankuk Univ. of Foreign Studies, Yongin
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
This paper presents the new high-performance circuit architecture of the transform and quantization for unified video CODEC. The proposed architecture can be applied to all kinds of transforms for the video compression standards such as JPEG, MPEG-1/2/4, H.264 and VC-1. It exploits the similarity of 4-point DCT and 8-point DCT using permutation matrices. Since our circuit accepts the transform coefficients from the users, it can be extended very easily to cover any kind of DCT-based transforms for future standards. The multipliers in the transform circuit are shared by the quantization circuit in order to minimize the circuit size. The quantization operations are performed using spare clock cycles during the transform operations in order to minimize the number of clock cycles required. We described the proposed transform circuit at RTL and verified its operation on FPGA board.
Keywords :
data compression; discrete cosine transforms; matrix algebra; video codecs; video coding; 4-point DCT; 8-point DCT; FPGA; H.264; JPEG; MPEG-1/2/4; RTL; VC-1; clock cycles; high-performance circuit architecture; high-performance transform; permutation matrices; quantization circuit; unified video CODEC; video compression standards; Circuits; Clocks; Digital multimedia broadcasting; Discrete cosine transforms; Discrete transforms; Hardware design languages; Quantization; Transform coding; Video codecs; Video compression;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746304