Title :
Behavioral modeling for operational amplifier in sigma-delta modulators with Verilog-A
Author :
Wang, Yi ; Wang, Yikai ; HE, Lenian
Author_Institution :
Inst. of VLSI Design, Zhejiang Univ., Hangzhou
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
This paper presents the behavioral models for operational amplifier (opamp) by using analog hardware description language, Verilog-A. The Opamppsilas behavioral model is built with limited unit-gain bandwidth, slew-rate and nonlinear gain. A hyperbolic tangent model has been used to describe the nonlinearity of the Opamppsilas gain, which provides the error less than 0.26% against the transistor-level implementation. During the simulation of sigma-delta modulator, the switch-capacitor circuits and comparator are implemented in transistor level, simulations are performed at the transistor and behavioral mixed level, thus the error caused by time sequence has been introduced into the simulation results. The comparative results show that the Verilog-A model for Opamp incurs an error of no more than 0.3 dB in the magnitude of harmonics while providing a 15times advantage in the simulation speed with respect to transistor-level implementations.
Keywords :
comparators (circuits); hardware description languages; modulators; operational amplifiers; sigma-delta modulation; switched capacitor networks; Verilog-A; analog hardware description language; comparator; hyperbolic tangent model; opamp; operational amplifier; sigma-delta modulators; switch-capacitor circuits; Bandwidth; Circuit simulation; Delta-sigma modulation; Hardware design languages; Helium; Operational amplifiers; Strontium; Switching circuits; Very large scale integration; Voltage; Opamp; SDM; Verilog-A; tanh;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746344