Title :
Low power 32-bit UniRISC with Power Block Manager
Author :
Hsiao, Yi-Mao ; Lo, Te-Jung ; Chu, Yuan-Sun ; Lo, Shi-Wu
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Cheng Univ., Chia-Yi
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
In this paper we propose a low power technique named Power Block Manager (PBM) to reduce power consumption in various function units within a microprocessor. Power Block Manager considers each function block as an independent object. To disable running those function units which neither work nor affect the output results, the system can save the dynamic power dissipation. The PBM architecture involves three parts. The instruction type detector classifies the instructions. The power block table points out which power blocks can be turned on or off according to the instruction type. The scheduler arranges the power control signals to meet the pipelined system. We apply the PBM system to a 32-bit microprocessor named UniRISC which is designed by CCU SoC Center, and take three applications to examine the power. After the Post-Layout experiment, the processor with PBM system can save 20.1~30.2% power consumption.
Keywords :
microprocessor chips; 32-bit UniRISC; 32-bit microprocessor; CCU SoC Center; dynamic power dissipation; instruction type detector; low power technique; power block manager; Circuits; Clocks; Decoding; Energy consumption; Energy management; Engineering management; Hardware; Microprocessors; Power control; Power system management;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746355