DocumentCode :
2330075
Title :
Design and implementation of co-design toolset for tcore processor
Author :
Wei, Jizeng ; Guo, Wei ; Sun, Jizhou ; Shi, Zaifeng
Author_Institution :
Sch. of Comput. Sci. & Technol., Tianjin Univ., Tianjin
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
1664
Lastpage :
1667
Abstract :
Application-specific instruction processors (ASIP) tailored for the requirements are often at the center of todaypsilas embedded systems. Therefore, considerable effort has been spent on constructing tools that assist in co-designing ASIP. It is desirable that such design toolsets support an automated design flow from application source code down to synthesizable processor description and optimized machine code. In this paper, we will describe such a toolset for Tcore processor which is derived Transport Triggered Architecture (TTA). We have addressed some of the pressing shortcomings found in existing toolsets, especially the design of compiler. Finally, we present a satisfied result of an image contrast enhancement algorithm implemented using Tcore processor under many kinds of configuration through the toolset.
Keywords :
application specific integrated circuits; circuit CAD; embedded systems; hardware-software codesign; microprocessor chips; program compilers; application specific instruction processors; automated design flow; co design toolset; compiler; embedded systems; image contrast enhancement algorithm; tcore processor; transport triggered architecture; Application software; Application specific processors; Computer architecture; Computer science; Design optimization; Embedded system; Hardware; Pressing; VLIW; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4746357
Filename :
4746357
Link To Document :
بازگشت