Title :
Fast feasibility estimation of reconfigurable architectures
Author :
Popp, Andreas ; Le Moullec, Yannick ; Koch, Peter
Author_Institution :
Dept. of Electron. Syst., Aalborg Univ., Ost
Abstract :
Reconfigurable architectures are often said to be able to exploit the possibilities of resource savings by means of hardware time-sharing. However, existing literature does not point clearly at which conditions must be fulfilled for considering a reconfigurable architecture for the implementation of signal processing applications. Therefore, we propose a fast method to perform high-level pre-implementation feasibility-based evaluation of a reconfigurable hardware implementation. The method is based on a light architectural model to compute costs of a static reference as well as costs for globally and partially reconfigurable architectures. Two case studies have been performed for an FFT and an FPGA-based DAB application. Our results show that implementation on reconfigurable architectures is only feasible when the reconfiguration time is low, which generally means that a dynamically partially reconfigurable solution is preferred.
Keywords :
field programmable gate arrays; reconfigurable architectures; feasibility estimation; feasibility-based evaluation; field programmable gate arrays; hardware time-sharing; light architectural model; reconfigurable architectures; reconfigurable hardware implementation; signal processing application; Application specific integrated circuits; Costs; Digital signal processing; Field programmable gate arrays; Hardware; Reconfigurable architectures; Reconfigurable logic; Runtime; Software radio; Time sharing computer systems; Field programmable gate arrays; feasibility; performance evaluation; reconfigurable architectures;
Conference_Titel :
Industrial Electronics and Applications, 2009. ICIEA 2009. 4th IEEE Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4244-2799-4
Electronic_ISBN :
978-1-4244-2800-7
DOI :
10.1109/ICIEA.2009.5138181