DocumentCode :
2330159
Title :
Minimization of delay insertion in clock period improvement in general-synchronous framework
Author :
Kohira, Yukihide ; Tani, Shuhei ; Takahashi, Atsushi
Author_Institution :
Dept. of Commun. & Integrated Syst., Tokyo Inst. of Technol., Tokyo
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
1680
Lastpage :
1683
Abstract :
In general-synchronous framework, in which the clock is distributed periodically to each register but not necessarily simultaneously, the circuit performance such as the clock period is expected to be improved by delay insertion. However, if the amount of inserted delays is too much, then the circuit is changed too much and the circuit performance might not be improved. In this paper, we propose an efficient delay insertion method that minimizes the amount of inserted delays in the clock period improvement in general-synchronous framework. In the proposed method, the amount of inserted delays is minimized by using an appropriate clock schedule and by inserting delays into appropriate places in the circuit. Experiments show that the proposed method can obtain optimum solutions in short time in most circuits.
Keywords :
circuit reliability; clocks; delays; synchronisation; circuit performance; clock period improvement; clock schedule; delay insertion minimization; general-synchronous framework; Circuit optimization; Clocks; Energy consumption; Integrated circuit technology; Job shop scheduling; Manufacturing processes; Minimization; Propagation delay; Registers; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4746361
Filename :
4746361
Link To Document :
بازگشت