Title :
Timing-driven multi-layer Steiner tree construction with obstacle avoidance
Author :
Yan, Jin-Tai ; Chen, Zhi-Wei
Author_Institution :
Dept. of Comput. Sci. & Inf., Chung-Hua Univ., Hsinchu
fDate :
Nov. 30 2008-Dec. 3 2008
Abstract :
Given a set of connecting nodes in a signal net with a set of obstacles on different layers for 3D ICs, based on the refinement of minimum routing region and the concept of hidden Steiner-point assignment on the same layer or different layers, a merging-based approach is proposed to construct a timing-driven 3D rectilinear Steiner tree with obstacle avoidance. Compared with a spanning-tree-based approach, the experimental results show that our proposed approach has 9.7%~17.3% improvement in timing delay for the tested examples in reasonable CPU time.
Keywords :
collision avoidance; integrated circuit interconnections; merging; network routing; timing; trees (mathematics); 3D IC; merging-based approach; minimum routing region refinement; obstacle avoidance; timing-driven 3D rectilinear Steiner tree; timing-driven multilayer Steiner tree construction; Algorithm design and analysis; Computer science; Delay effects; Integrated circuit interconnections; Joining processes; Routing; Signal design; Steiner trees; Testing; Timing;
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
DOI :
10.1109/APCCAS.2008.4746362