DocumentCode :
2330192
Title :
Timing-constrained yield-driven redundant via insertion
Author :
Yan, Jin-Tai ; Chen, Zhi-Wei ; Chiang, Bo-Yi ; Lee, Yu-Min
Author_Institution :
Dept. of Comput. Sci. & Inf., Eng. Chung-Hua Univ., Hsinchu
fYear :
2008
fDate :
Nov. 30 2008-Dec. 3 2008
Firstpage :
1688
Lastpage :
1691
Abstract :
In this paper, based on the equivalent circuit of on-track or off-track redundant via insertion and the timing delay of each net in as the timing constraint, an enhanced timing-constrained two-phase insertion approach for yield optimization is proposed to insert on-track and off-track redundant vias. For the Poisson yield model in redundant via insertion, the experimental results show that our proposed enhanced two-phase insertion approach can further reduce 0.006% total wire length on the average with the reduction of 0.0002% chip yield to maintain 100% timing constraints for the tested benchmarks.
Keywords :
benchmark testing; delay circuits; equivalent circuits; timing circuits; Poisson yield model; equivalent circuit; timing delays; timing-constrained yield; two-phase insertion approach; Benchmark testing; Computer science; Constraint optimization; Delay; Equivalent circuits; Integrated circuit modeling; Joining processes; Routing; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on
Conference_Location :
Macao
Print_ISBN :
978-1-4244-2341-5
Electronic_ISBN :
978-1-4244-2342-2
Type :
conf
DOI :
10.1109/APCCAS.2008.4746363
Filename :
4746363
Link To Document :
بازگشت