DocumentCode :
2330376
Title :
Synthesis of VHDL code for FPGA design flow using Xilinx PlanAhead tool
Author :
Sarker, M.A.L. ; Moon Ho Lee
Author_Institution :
Div. of Electron. & Inf. Eng., Chonbuk Nat. Univ., Jeonju, South Korea
fYear :
2012
fDate :
1-3 July 2012
Firstpage :
1
Lastpage :
5
Abstract :
This paper addresses a synthesis process of VHDL code for FPGA design flow using Xilinx PlanAhead tool. This tool provide a low power profile, more hard IP functionality, create a global timing constraint, lower node capacitance & architectural innovations, cost of development, very high DSP performance hardware solutions and easily can be evolutionary algorithms, reconfigured to the development of whole compiler, simulation and synthesis frameworks. It is handle dense logic and memory elements offering very high logic capacity. The logic blocks are replicated in FPGA with interconnects and input-output blocks. This approach attached a new created VHDL code and generate of register-transfer level (RTL) hardware description language (HDL). In this paper, we have presented the FPGA approach of interconnection and its flexibility on example through synthesis process, simulations and implemented results are detailed.
Keywords :
digital signal processing chips; evolutionary computation; field programmable gate arrays; hardware description languages; logic design; program compilers; DSP performance hardware solutions; FPGA design flow; IP functionality; RTL hardware description language; VHDL code synthesis; Xilinx PlanAhead tool; architectural innovations; compiler; development cost; evolutionary algorithms; global timing constraint; input-output blocks; interconnect block; node capacitance; power profile; register-transfer level hardware description language; simulation frameworks; synthesis frameworks; Clocks; Educational institutions; Field programmable gate arrays; Flip-flops; Integrated circuit interconnections; Logic gates; Timing; FPGAs architecture and design techniques; Xilinx PlanAhead tool based FPGA design flow and steps; implementation; synthesis techniques and simulations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Education and e-Learning Innovations (ICEELI), 2012 International Conference on
Conference_Location :
Sousse
Print_ISBN :
978-1-4673-2226-3
Type :
conf
DOI :
10.1109/ICEELI.2012.6360614
Filename :
6360614
Link To Document :
بازگشت