Title :
FPGA implementation of CDMA trans-receiver
Author :
Joshi, Shreedhar A ; Sarangamath, P.B. ; Faras, M.I. ; Lakkannavar, V.
Author_Institution :
Dept. of E&CE, SDM Coll. of Eng. & Technol., Dharwad, India
Abstract :
Code division multiple access (CDMA) systems are being counted to provide the necessary infrastructure to implement future 3G systems. The CDMA is uniquely featured by its spread spectrum (a random) process employing a pseudo random noise (PN) sequence, thus it is called the spread spectrum multiple access (SSMA). The CDMA can eliminate the data transfer latency variations by sharing the data communication media among multiple users concurrently. In this proposed work, we simulate the functionality of CDMA system on Xilinx ISE platform. Here, we use Manchester encode/decode technique for encryption and decryption. The simulation results show the working of CDMA transmitter and receiver on Verilog platform. Implementation of proposed system is targeted on Virtex 5 FPGA.
Keywords :
3G mobile communication; code division multiple access; cryptography; field programmable gate arrays; radio transceivers; random noise; spread spectrum communication; 3G systems; CDMA receiver; CDMA systems; CDMA transmitter; CDMA transreceiver; Manchester encode/decode technique; SSMA; Verilog platform; Virtex 5 FPGA; Xilinx ISE platform; code division multiple access; data communication media; data transfer latency; decryption; encryption; pseudo random noise sequence; spread spectrum multiple access; spread spectrum process; Binary phase shift keying; Cryptography; Encoding; Multiaccess communication; Receivers; Transmitters; Manchester encode/decode; data transfer latency; multiple access; pseudo random noise; spread spectrum; virtex 5;
Conference_Titel :
Education and e-Learning Innovations (ICEELI), 2012 International Conference on
Conference_Location :
Sousse
Print_ISBN :
978-1-4673-2226-3
DOI :
10.1109/ICEELI.2012.6360650