DocumentCode :
2333542
Title :
Timing margin examination using laser probing technique
Author :
Brown, H.K. ; Fuller, G.C. ; Clamme, M.S.
Author_Institution :
Dept. of Electr. Eng., Univ. of Central Florida, Orlando, FL, USA
fYear :
1990
fDate :
11-13 Mar 1990
Firstpage :
384
Lastpage :
388
Abstract :
A laser probing procedure has been developed to examine the timing margin of signal paths in complex CMOS devices. In the procedure, injected current at one of the logic gate´s transistor drains increases the propagation delay of the logic gate. This occurs because increased current at the transistor drain decreases the rate of charge transfer between the logic gate and its output load. By use of an indirect measurement scheme, a curve depicting laser-induced propagation delay as a function of illumination is experimentally generated. This curve is then analyzed to determine whether or not the examined signal path has critical timing
Keywords :
CMOS integrated circuits; integrated circuit testing; integrated logic circuits; measurement by laser beam; CMOS devices; injected current; laser probing technique; logic gate; propagation delay; rate of charge transfer; signal paths; timing margin; transistor drain; CMOS logic circuits; Circuit faults; Laser theory; Laser transitions; Lighting; Logic devices; Logic gates; Optical pulses; Propagation delay; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Theory, 1990., Twenty-Second Southeastern Symposium on
Conference_Location :
Cookeville, TN
ISSN :
0094-2898
Print_ISBN :
0-8186-2038-2
Type :
conf
DOI :
10.1109/SSST.1990.138176
Filename :
138176
Link To Document :
بازگشت