Title :
Vertical Slit Transistor based Integrated Circuits (VeSTICs)
Author :
Pfitzner, Andrzej
Author_Institution :
Warsaw Univ. of Technol., Warsaw, Poland
Abstract :
Summary form only given. Vertical slit 3D device architecture, proposed by W. Maly, can be shared by a variety of different types of transistors including a new junctionless N-channel and P-channel vertical slit FET (VeSFET). VeSFETs have two symmetrical independent gates that provide many new circuit level opportunities e.g. in energy conservation domain, unavailable otherwise. The key feature of the new architecture is its extreme regularity, which promotes highly repetitive layouts, constructed with small number of massively replicated simple geometrical patterns vastly simplifying critical lithography steps. A single layer of VeSFETs is a canvas for Vertical Slit Transistor based Integrated Circuits (VeSTICs). Proposed new IC design/manufacturing paradigm can deliver high manufacturing efficiency (as has been achieved by memory producers) combined with fast and inexpensive design.
Keywords :
design engineering; field effect transistors; integrated circuit design; integrated circuit manufacture; lithography; transistor circuits; IC design; IC manufacturing; VeSFET; VeSTIC; junctionless N-channel vertical slit FET; junctionless P-channel vertical slit FET; lithography; vertical slit 3D device architecture; vertical slit transistor based integrated circuits;
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2012 IEEE 15th International Symposium on
Conference_Location :
Tallinn
Print_ISBN :
978-1-4673-1187-8
Electronic_ISBN :
978-1-4673-1186-1
DOI :
10.1109/DDECS.2012.6219009